# CS3.301 Operating Systems and Networks Memory Virtualization - Introduction to Paging

1

Karthik Vaidhyanathan

https://karthikvaidhyanathan.com



INTERNATIONAL INSTITUTE OF INFORMATION TECHNOLOGY



HYDERABAD

### Acknowledgement

The materials used in this presentation have been gathered/adapted/generate from various sources as well as based on my own experiences and knowledge -- Karthik Vaidhyanathan

#### Sources:

- Operating Systems: In three easy pieces, by Remzi et al.
- Lectures on Operating Systems by Youjip Won, Hanyang University



by Remzi et al. Won, Hanyang University





#### **Example of translation involving stack**

- Reference VA: 15 KB Physical?
  - Try to put 15 KB in binary

| 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 |
|----|----|----|----|---|---|---|---|---|---|
| 1  | 1  | 1  | 1  | 0 | 0 | 0 | 0 | 0 | 0 |

- Grows positive 0 (Going negative)
- Maximum segment size in address space: 4 KB
- Absolute value = 3 4 = -1 KB
- PA: -1 + 28 (base) = **27 KB**



Segment: Stack (13 - 12) Offset: 3 KB (0 - 11)



### **Bounds Check and Beyond**

- For bounds check, ensure that absolute negative value of offset is less than segment size
- The different registers for storing these values are called segment registers
- Can we make this more memory efficient?
  - Can we share some segments of the memory?
  - Code sharing is still in use in many systems
  - Hardware introduce support in the form of protection bits
  - Code segment can be set to read only (Hardware can check if address is within bounds and permissible)







### **Coarse-grained vs Fine-grained**

- **Coarse-grained**: Memory management which takes only few segments into consideration
  - Chops memory into large sized segments
- Fine-grained: Address space consisted of large number of smaller sized segments
  - This requires further hardware support
  - Segment table stored in-memory







### **Some Challenges/Issues**

- Context-switch:
  - OS must save segment registers and restore them - Each process has own VA
- Free space management:
  - OS should be able find physical memory for its segments
  - Each process has number of segments and each segment could be different size
  - Results in External Fragmentation!



Source: imageflip.com





#### Hardware support (Registers)

| Segment          | Base | Siz |
|------------------|------|-----|
| <b>Code (00)</b> | 32K  |     |
| Heap (01)        | 34K  |     |
| Stack (11)       | 28K  |     |





#### **External Fragmentation**

- Physical memory quickly becomes full of little holes
- Hard to allocate new segments
- Consider process wishes to allocate a 20 KB segment - 24 KB is free but not in a contiguous space!!
  - Can we come up with a compact version of this?







### **Compacted Version**

- Seems like a more easy solution OS could stop the running process
  - Copy data into a contiguous region
  - Change segment values to point to new region
  - Now there is larger memory
- Process is very memory intensive!





### Algorithmic Approaches can be used

- Free-list management algorithm
  - OS can keep track of available memory
  - Different algorithms can be used to intelligently allocate
    - Best-fit: returns one closest in size that satisfies the request
    - Then other algorithms like first-fit, worst-fit, buddy algorithm, etc.
  - Good algorithm can only minimise external fragmentation but not avoid it
    - The only possible solution Why to allocate variable sized segments?





#### What can be done differently?

- Can we divide the physical memory into fixed sized lengths?
  - External fragmentation can be avoided
  - It will still result in internal fragmentation This may be better!
  - This is what **Paging** does!





#### Going back to the Analogy **Over the idea of categories**



Use fixed sized shelves

Each box can contain some items The boxes are placed inside fixed sized shelves





Some mapping between product, box and shelves





#### Introduction to Paging

- Idea goes back to the earlier systems Altas
- Instead of splitting address space into three logical segments (variable size)
  - Split the address space into fixed sized units -Pages
  - Virtual address space and Physical address space are split into fixed sized pages
  - Its all about mapping page in VA to page frame in PA

Eg: Virtual Address -> 64 bytes



#### Virtual Address and Physical Address

#### Virtual Address Space







### Advantages of Paging

- Flexibility
  - Easy support for abstraction of physical space
  - No need to make assumption on the heap and stack space
- Simplicity
  - All that the OS needs to do is to find some free pages and load the process
- The OS makes use of per-process data structure Page table
  - To record the mapping between page number and page frame





#### Page Table

- Role of page table is for address translation
- Page table is per-process data structure
- If another process runs, it will have its own page table
- The VPN maps to different PFNs as long as they don't share!!

• How can this be implemented?

| Virtual Address Space | Physical Address Spa |
|-----------------------|----------------------|
| VPN 0                 | PFN 3                |
| VPN 1                 | PFN 7                |
| VPN 2                 | PFN 5                |
| VPN 3                 | PFN 2                |
|                       |                      |



#### **Process of Translation**

- Eg: Translation movl <virtual address> %eax
  - Split them into two components
    - Virtual Page Number (VPN)
    - Offset
    - VPN can be determined by number of pages
    - 64 bytes =  $2^6 = 6$  bits
    - Each page, 16 bytes = 2<sup>4</sup> => 4 bits (offset)
    - **Remaining 2 bits for VPN**



| VPN | <b>(2 bits)</b> |     | Offset (2 bits) |     |   |  |
|-----|-----------------|-----|-----------------|-----|---|--|
| VA5 | VA4             | VA3 | VA2             | VA1 | V |  |







### Simple Example

#### Example instruction: mov 21 %eax

• Convert 21 into binary:

- Offset stays the same
- Its all about VPN -> PFN
- Page table helps!







|   | 1                | 0 | 1 | 0 | 1 |
|---|------------------|---|---|---|---|
|   | dress<br>slation |   |   |   |   |
| 1 | 1                | 0 | 1 | 0 | 1 |





# **Location of Page Tables**

- Let us take a guess about the size of a page table
  - Consider a 32 bit address space with 4 KB pages. What will be the number of bits for offset?
    - 12 (4 KB =  $2^{12}$ )
    - VPN: 20 bits, think about possible translations?
    - 2<sup>20</sup> translations ~ a million mappings
    - If each mapping is 4 bytes = total  $2^{20} \times 4 = 4 \text{ MB}$  per process per page table

What if there are 100 processes => 400 MB just for address translations!



### **Storing Page Table**

- Page tables can be huge
- Storing in MMU or any hardware register may be hard
- Instead, stored in-memory
- Assume that page table lives in Physical memory that OS handles





### **Contents of Page Table**

- Page Table: data structure to map VA to PA
  - Each entry in a page table: Page Table Entry (PTE)
  - Simplest form is a linear page table: Just an array
  - Array indexed with VPN
  - Identify PTE at a given index to get to the PFN
  - Each PTE consists of a number of bits







# Page Table Entry

- Valid bit: Whether page is valid (unused pages will be marked invalid)
  - Any access to invalid will result in trap -> termination
- Protection bit: Whether page can be read from, written to, executed from
  - Wrong access traps into the OS
- Present bit: Indicates whether page is present in physical memory
- Dirty bit: Whether page has been modified since brought into memory
- Reference bit (accessed bit): Whether page has been accessed (recently used!)

| VPN PFN | V | Ρ | Present | Dirty | Ref |
|---------|---|---|---------|-------|-----|
|---------|---|---|---------|-------|-----|





# What about Efficiency of Paging

Page Table Base Register (PTBR)

- Hardware must know where the page table is for a process
- To reach correct location => Identify VPN and offset
  - 1. Index into the array of PTE as pointed out by PTBR
  - 2. Get PTE from memory, extract PFN
  - 3. Add offset to PFN to get to final address
  - 4. Finally hardware fetches data

contains

Starting location of page table







# What about Efficiency of Paging

- Page tables in memory can be too big!
  - They can also slow down things
  - mov 21 %eax
  - Translate 21 into VA into PA (117 for example)
  - Before loading, system must fetch PTE from page table

  - Any issues so far?

Perform translation and get the translated address and get desired data





### What's the problem?

- There is one extra memory reference here How?
- This can lead to a big slowdown
- Two main issues needs to be addressed:
  - Size of the page table is very big (Memory Overhead)
  - They can also be too slow to access (Time Overhead)
- Paging does help in solving external fragmentation!





### Improving the speed of translation

- How to speed up translation and avoid the extra reference that paging requires?
  - What hardware support is required?  $\bullet$
  - What OS involvement is needed?

about this?





Let us think for a brief moment. Imagine that you are a designer! How to



#### Why don't we cache it?







# YOU DON'T HAVE TO DOWNLOAD 1000 IMAGES IF THE MEME IS CACHED ONCE



#### Put Hardware in action **Comes Translation Lookaside Buffer (TLB)**

- Introduce translation Lookaside buffer to MMU
- To speed up address translations
  - Add TLB
  - This is similar to a hardware cache of popular VA to PA transitions
    - Address Translation Cache
  - For each translation
    - Check TLB if the page has already been accessed
    - If no, get it. If yes, use the address





# **TLB Control Flow Algorithm**

- TLB is like all caches
- If translation found
  - Little overhead
- When there is miss
  - Cost of memory access!
- **Goal:** reduce TLB miss!











#### **Illustrative Example: Array Access**

- Assume an array of 10 4-byte integers starting at VA 100. Assume an 8-bit VA space with 16 byte pages
  - This implies 4 bits for offset and 4 bits for VPN
  - Each page is  $2^4 = 16$  byte size
- How shall the virtual address space be organized?

```
Array access program in C
      int main(int argc, char* argv[])
         int sum = 0;
         for (int i = 0; i < 10; i++)
           sum = sum + a[i];
         }
         return 0;
30
```

#### **Illustrative Example: Array Access**

- Access to a[0] with VA 100 How?
  - It will be a TLB miss!
- Access to a[1] will be a TLB hit!
- Access to a[3] will be a TLB miss!
- Access to a[4] to a[6] will be a hit!
- Access to a[7] will be a miss then a[8] and a[9] will be hit
- miss, hit, hit, miss, hit, hit, hit, miss, hit, hit • Hit rate: 70% - Not bad!

|                        | OFFSET |      |      |      |
|------------------------|--------|------|------|------|
|                        | 00     | 04 0 | 8 12 | 16   |
| <b>VPN</b> = <b>00</b> |        |      |      |      |
| <b>VPN</b> = 01        |        |      |      |      |
| <b>VPN</b> = <b>03</b> |        |      |      |      |
| <b>VPN</b> = <b>04</b> |        |      |      |      |
| <b>VPN</b> = <b>05</b> |        |      |      |      |
| <b>VPN</b> = 06        |        | a[0] | a[1] | a[2] |
| <b>VPN = 07</b>        | a[3]   | a[4] | a[5] | a[6] |
| <b>VPN</b> = 08        | a[7]   | a[8] | a[9] |      |
| <b>VPN</b> = 09        |        |      |      |      |
| <b>VPN</b> = 10        |        |      |      |      |
| VPN = 11               |        |      |      |      |
| VPN = 12               |        |      |      |      |
| VPN = 13               |        |      |      |      |
| VPN = 14               |        |      |      |      |
| VPN = 15               |        |      |      |      |

31



#### Locality as a factor

- Spatial Locality
  - If a program accesses memory at x, it will likely soon access memory near x.
  - What if page size was 32 bytes in previous example?
- Temporal Locality
  - An instruction or data that has been recently accessed will likely be re-accessed soon in the future

#### first second nearby page accesses P P Virtual Address Space

First access is page 0 Next access is also page 0 0 2

Virtual Address Space









#### Handling TLB Miss? Hardware Handler

- Hardware handles the TLB miss entirely on CISC
  - Older systems based on Intel x86
  - Hardware has to know where the page tables are stored
  - The base address is stored in Page Table Base Register
  - Hardware would walk the entire page table in parallel to find the correct PTE and extract the translation, update and retry instruction





#### Handling TLB Miss? Software/OS Handler

- Software handles the TLB miss entirely on RISC
  - Hardware simply raises an exception on a miss (trap handler)
  - Trap handler for handling TLB miss is invoked
  - The code will look up the page table for translation, updates TLB with privileged instruction and return from trap
  - At this point hardware retries the instruction
    - There is a subtlety to context switch here Why?



### **Some Caution!!**

- When returning from TLB miss
  - instruction for **retry** resulting in hit
  - In usual scenario the return-from-trap goes to next instruction
- OS should not go into infinite chain of TLB misses
  - TLB miss handlers are also code that requires address translation
  - Keep TLB miss handlers in physical memory
  - Use some permanent translation slots for handler code

• Hardware must save the PC of current instruction and again execute the same



### **Inside TLB**



- TLB is managed by fully associative method
  - A typical TLB have 32, 64 or 128 entries
  - Hardware searches the entire TLB in parallel to find the translation
  - Other bits lacksquare
    - Valid: Enty has a valid translation
    - **Protection**: how a page can be accessed (read only, read, etc)  $\bullet$
    - Other bits: address space identifier, dirty bit, etc.





#### What about Context Switch?







### **Context Switching and TLB**

Virtual Address Space





#### Address Space Identifier

Virtual Address Space



Virtual Address Space









| VPN | PFN | Valid | Prot | ASID |
|-----|-----|-------|------|------|
| 2   | 100 | 1     | rwx  | 1    |
|     |     |       |      |      |
| 2   | 180 | 1     | rwx  | 2    |
|     |     |       |      |      |

Address Space Identifier (ASID) field to distinguish (8 bits)





#### **Processes can Share a Page**

| VPN | PFN | Valid | Prot | ASID |
|-----|-----|-------|------|------|
| 2   | 100 | 1     | r-x  | 1    |
|     | ••• |       | •••  |      |
| 10  | 100 | 1     | r-x  | 2    |
|     |     |       |      |      |

Sharing can be useful, it reduces the number of physical frames



#### **Still some issues!**

- TLB has limited size
  - Which entry to replace when adding new entries?
- What about the size of the page table?
  - Are there ways to minimise them?
  - Where will they be stored?







#### Course site: <u>karthikv1392.github.io/cs3301\_osn</u> Email: <u>karthik.vaidhyanathan@iiit.ac.in</u> **Twitter:** @karthi\_ishere



#### Thank you



